### FPGA-based SoC Design

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt **h\_da**Faculty of Electrical Engineering and Information Technology **fbeit** 

# Course Organization and Introduction

### Today's Agenda

Intended topics for today's session

- FSoC Laboratory Project Presentation
- The Secure Hash Algorithm 1 (SHA-1) ...
- Lab Organization
- The FSoC Design Challenge
- Recommended Readings



### FPGA-based SoC Design

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt
h\_da
Faculty of Electrical Engineering and Information Technology
fbeit

# Course Organization and Introduction

### Today's Agenda

Intended topics for today's session

- The FSoC laboratory project offers the possibility to directly apply the theoretical knowledge gained in lectures within a practical context.
- Continuous work on a given project with gradually increasing complexity provides optimal exam preparation.
- The chronological order of the project milestones and assignments is closely linked with the respective lecture topics.



International Master of Science in Electrical Engineering

### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt
h\_da
Faculty of Electrical Engineering and Information Technology
fbeit

h\_da - fbeit - FPGA-based SoC Design

### FSoC Lab WS22/23

- The lab focuses on teaching practical skills related to FPGA based SoC design using C and SystemVerilog:
  - Design and implementation of custom hardware accelerators and ISA extensions.
  - HW/SW integration of custom accelerators into existing FPGA based SoC architectures followed by profiling and benchmarking of the respective solutions.
- Students can work in as a team of two. Group registration is accomplished with the submission of the first assignment.

h\_da
HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 4

# Hardware Accelerators and Heterogeneous Computing – A few Definitions ...

International Master of Science in Electrical Engineering

#### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt **h\_da** 

Faculty of Electrical Engineering and Information Technology

h\_da - fbeit - FPGA-based SoC Design

### Hardware Accelerators and Heterogeneous Computing

- General-purpose CPUs implement a fixed set of instructions, able to execute nearly any kind of computation.
- This great flexibility offered by a CPU based computing platform also represents one of its major drawbacks.
- The sequential execution of algorithms, often characterized as 'temporal computing' allows the implementation of almost all existing algorithms, however, not always with their best potential performance.

h\_da
HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 6

h\_da - fbeit - FPGA-based SoC Design

### Hardware Accelerators and Heterogeneous Computing

- Wikipedia: Hardware acceleration is the use of computer hardware designed to perform specific functions more efficiently when compared to software running on a general-purpose central processing unit (CPU).
- The slowdown and the nearing end of transistor scaling play a vital role in the rise of domain-specific architectures.
- Domain-specific architectures are based on "accelerators": Specialized hardware structures
  designed to efficiently execute dominating computation patterns and improve performance under a
  given transistor budget.

h\_da

HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCE:
Slide

h\_da - fbeit - FPGA-based SoC Design

### Hardware Accelerators and Heterogeneous Computing

Specialized computing units have become common place in modern computer architectures

PCI Express (PCIe) accelerator card

Uses Arria 10, Stratix 10 field-programmable gate array (FPGA)

FPGAs implement custom hardware to accelerate software

Especially effective for energy-efficient acceleration

PAC provides FPGA with on-board DDR4 RAM

- Can also access host processor's main memory
- Provides networking interface for low-latency networking





### Design and Implementation of a SHA-1 Co-Processor

International Master of Science in Electrical Engineering

#### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt

h\_da

Faculty of Electrical Engineering and Information Technology

h\_da - fbeit - FPGA-based SoC Design

### **Overview**

- Our intention is to design an FPGA based Embedded System similar to the ones described before: The task is to analyze, design and implement a cryptographic hash function (SHA-1) in hardware (SystemVerilog) and software (C/C++ bare-metal on the Intel Nios II softcore processor or on the ARM Cortex A9 running Linux).
- The hardware unit finally acts as dedicated accelerator placed in the peripheral-set of the Nios II CPU to accelerate the computation of the SHA-1 algorithm.
- It is almost entirely about coding. The focus is set on well documented source code including benchmark numbers related to resource requirements, throughput, latency and power consumption ...
- There will be open-lab sessions throughout the semester that can be used to discuss your ideas, implementations and findings.

# The Secure Hash Algorithm 1 (SHA-1)

International Master of Science in Electrical Engineering

### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt

h\_da

Faculty of Electrical Engineering and Information Technology

h\_da - fbeit - FPGA-based SoC Design

### The Secure Hash Algorithm 1 (SHA-1)

- SHA was designed by the National Institute of Standards and Technology (NIST) and is the US federal standard for hash functions, specified in FIPS-180 (1993).
- SHA-1, revised version of SHA, specified in FIPS-180-1 (1995) use with Secure Hash Algorithm). It produces 160-bit hash values.
- Applications: Hash functions are widely used for rapid data lookup, password storage, data integrity and authentication checks.
- Since 2005 SHA-1 has not been considered secure against well-funded opponents. Since 2010 many organizations have recommended its replacement by SHA-2 or SHA-3.
- Thursday, 23 February 2017, researchers at the Dutch research institute CWI and Google jointly announce that they have broken the SHA-1 internet security standard in practice, , publishing two dissimilar PDF files which produced the same SHA-1 hash. We have broken SHA-1 in practice: https://shattered.io/

h\_da - fbeit - FPGA-based SoC Design

### The Secure Hash Algorithm 1 (SHA-1)

Just a simple function ...

Message (arbitrary length)

FSoC 2022 is fun!



Hash Value (fixed length)

cb419b01c6c5402e0153b17785d899eaffb59d94

The SHA-1 algorithm on the left is a one-way function that transforms an arbitrary-length message into a 160-bit hash value (fixed length digest).

- It is very easy to compute the hash for a given input. The other way around is extremely difficult (or practically impossible).
- Cryptographic hash values are sometimes referred to as digital fingerprints.





h\_da - fbeit - FPGA-based SoC Design

### The Secure Hash Algorithm 1 (SHA-1)

```
student@FSoC-edasys:~$ sudo apt-get install openssl
```

[Linux console]: Install the openSSL toolset under Ubuntu Linux ...

```
student@FSoC-edasys:~$ echo -n "FSoC 2022 is fun!" | openssl sha1
(stdin) = cb419b01c6c5402e0153b17785d899eaffb59d94
```

[Linux console]: SHA-1 Hash computation – String Entry

```
student@FSoC-edasys:~$ echo -n "FSoC 2022 is fun!" > sha1_input.txt
student@FSoC-edasys:~$ cat sha1_input.txt && echo
FSoC 2021 is fun!
student@FSoC-edasys:~$ sha1sum sha1_input.txt
cb419b01c6c5402e0153b17785d899eaffb59d94 sha1_input.txt
student@FSoC-edasys:~$
```

[Linux console]: SHA-1 Hash computation – File Entry

### SHA-1 - The Algorithm in detail ...

International Master of Science in Electrical Engineering

### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt
h\_da
Faculty of Electrical Engineering and Information Technology
fbeit

h\_da - fbeit - FPGA-based SoC Design

### Initial **Preprocessing**



Before the actual computation starts, the algorithm has to preprocess the message.

h\_da - fbeit - FPGA-based SoC Design

### Initial Preprocessing - Example

Taken from: Paar, C. & Pelzl, J.: Understanding Cryptography. A Textbook for Students and Practitioners, pp. 308-309, Springer, 2009.

• Given is the message "abc" consisting of three 8-bit ASCII characters with a total length of l = 24 bits:

| 01100001 | 01100010 | 01100011 |
|----------|----------|----------|
| а        | b        | С        |

We append a "1" followed by k = 423 zero bits, where k is determined by

Number of Zeros:  $k = 448 - (Message Length l + 1) = 448 - 25 = 423 \mod 512$ 

Finally, we append the 64-bit value which contains the binary representation of the length (
 = 24(dec) = 11000(bin). The padded message is then given by:



fbeit

FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob

1\_**Qa** IOCHSCHULE DARMSTADT INIVERSITY OF APPLIED SCIENCES

h\_da - fbeit - FPGA-based SoC Design

### Initial Preprocessing - Homework

- Summary: The actual message is padded by appending a single 1, followed by 0 bits until the message has a length of 448 bits in total. Next, we represent the length of the original message as a 64 bit number and append this the previous 448 bit frame, producing a message that is 512 bits long.
- Prepare the following message for SHA-1 processing: 0x6162636465

h\_da
HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 18

h da – fbeit - FPGA-based SoC Design

### **Initial Preprocessing**



 During the actual SHA-1 hash computation, the compression function processes the message in 512-bit chunks.

h\_da
HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 19

h\_da - fbeit - FPGA-based SoC Design

### **Basic SHA-1 Structure**



h\_da - fbeit - FPGA-based SoC Design

### **Basic SHA-1 Structure**



h da – fbeit - FPGA-based SoC Design

### **SHA-1 Compression Function**

The compression function consists of 80 rounds which are divided into four stages of 20 rounds each (FIPS PUB 180-1)

The 512 bit wide input message is mapped on the first 16 W words  $M_t^{(i)}$  $0 \le t \le 15$  $ROTL^1(W_{t-3} \oplus W_{t-8} \oplus W_{t-14} \oplus W_{t-16})$  $16 \le t \le 79$ For the remaining rounds 16 to 79, the W words are computed based on previous W words. Addition mod 2<sup>32</sup>

to the results of the fourth round



Four different sections, each with 20 rounds (FIPS PUB 180-1)

Expand 16 words to 80 words (each round will use one word)

block

512

see: https://csrc.nist.gov/CSRC/media/Projects/Cryptographic-Standards-and-Guidelines/documents/examples/SHA1.pdf Current for further details ... message

#### fbeit

Prof. Dr. C. Jakob



h\_da - fbeit - FPGA-based SoC Design

### **SHA-1 Compression Function**

 $f_t(x, y, z) =$ SHA-1 **Functions** 

 $Ch(x, y, z) = (x \wedge y) \oplus (\neg x \wedge z)$  $0 \le t \le 19$  $Parity(x, y, z) = x \oplus y \oplus z$  $20 \le t \le 39$  $Maj(x, y, z) = (x \wedge y) \oplus (x \wedge z) \oplus (y \wedge z)$  $40 \le t \le 59$  $60 \le t \le 79$  $Parity(x, y, z) = x \oplus y \oplus z$ 

5a827999  $0 \le t \le 19$ 6ed9eba1  $20 \le t \le 39$  $K_t =$ 8f1bbcdc  $40 \le t \le 59$ SHA-1 Constants ca62c1d6  $60 \le t \le 79$ 



Four different sections, each with 20 rounds (FIPS PUB 180-1)

Expand 16 words to 80 words (each round will use one word)

message block

512 Current

see: https://csrc.nist.gov/CSRC/media/Projects/Cryptographic-Standards-and-Guidelines/documents/examples/SHA1.pdf for further details ...

### h\_da

Prof. Dr. C. Jakob

fbeit

Slide 23

h da – fbeit - FPGA-based SoC Design

### **SHA-1 Compression Function**

 $f_t(x, y, z) =$ SHA-1 **Functions** 

```
Ch(x, y, z) = (x \wedge y) \oplus (\neg x \wedge z)
                                                                 0 \le t \le 19
Parity(x, y, z) = x \oplus y \oplus z
                                                                 20 \le t \le 39
Maj(x, y, z) = (x \wedge y) \oplus (x \wedge z) \oplus (y \wedge z)
                                                                 40 \le t \le 59
                                                                 60 \le t \le 79
Parity(x, y, z) = x \oplus y \oplus z
```





512 Current message block

fbeit

Prof. Dr. C. Jakob

Slide 24

h\_da - fbeit - FPGA-based SoC Design



 $Ch(x, y, z) = (x \wedge y) \oplus (\neg x \wedge z)$ 

fbeit

FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob

Thus,  $ROTL^{n}(x)$  is equivalent to a circular shift (rotation) of x by n positions to the left.



Slide 25

 $0 \le t \le 19$ 

h\_da - fbeit - FPGA-based SoC Design

### Simplified Block Diagram





FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob

h da – fbeit - FPGA-based SoC Design

### Simplified Block Diagram



We restrict our HW/SE implementations on that part of the algorithm, so we restrict the computation to input messages smaller than 448 bits ...

#### fbeit

AND INFORMATION TECHNOLOGY Prof. Dr. C. Jakob



### **SHA-1 - Verification**

International Master of Science in Electrical Engineering

### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt

h\_da

Faculty of Flostrical Engineering and Information

Faculty of Electrical Engineering and Information Technology **fbeit** 

h\_da - fbeit - FPGA-based SoC Design

### How to verify your implementation?

Taken from: NIST, Cryptographic Standards and Guidelines, https://csrc.nist.gov/CSRC/media/Projects/Cryptographic-Standards-and-Guidelines/documents/examples/SHA1.pdf





h\_da
HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 29

h\_da - fbeit - FPGA-based SoC Design

### How to verify your implementation?

Taken from: NIST, Cryptographic Standards and Guidelines, https://csrc.nist.gov/CSRC/media/Projects/Cryptographic-Standards-and-Guidelines/documents/examples/SHA1.pdf

```
t=51: 3847AD66
               641DB2CE
                         4481CC71
                                                                 = 67452301 + 42541B35
t=52: E490436D
               3847AD66
                         99076CB3
                                   4481CC71
                                                           H\Gamma 17 = |EFCDAB89| + |5738D5E1
               E490436D
                         8E11EB59
                                   99076CB3
t=53: 27E9F1D8
                                             4481CC71
                                                           H[2] = |98BADCFE| + |21834873
               27E9F1D8
                         792410DB
                                   8E11EB59
t=54: 7B71F76D
                                             99076CB3
                                                           H[3] = |10325476| + |681E6DF6|
               7B71F76D
t=55: 5E6456AF
                         09FA7C76
                                   792410DB
                                                           H\Gamma47 = |C3D2E1F0| + |D8FDF6AD
t=56: C846093F 5E6456AF
                         5EDC7DDB
                                   09FA7C76
                                             792410DB
t=57: D262FF50 C846093F
                         D79915AB
                                   5EDC7DDB
                                             09FA7C76
t=58: 09D785FD
               D262FF50
                         F211824F
                                   D79915AB
                                                          Initial hash value:
t=59: 3F52DE5A 09D785FD
                         3498BFD4
                                   F211824F
                                             D79915AB
                                                           H[0] = 67452301
               3F52DE5A
                         4275E17F
                                   3498BFD4
                                             F211824F
t=60: D756C147
t=61: 548C9CB2 D756C147
                         8FD4B796
                                   4275E17F
                                             3498BFD4
                                                           H[1] = EFCDAB89
t=62: B66C020B
               548C9CB2
                         F5D5B051
                                   8FD4B796
                                                           H[2] = 98BADCFE
t=63: 6B61C9E1 B66C020B
                         9523272C
                                   F5D5B051
                                                           H\Gamma 37 = 10325476
t=64: 19DFA7AC 6B61C9E1 ED9B0082
                                   9523272C
                                                           H\Gamma 47 = C3D2E1F0
t=65: 101655F9
               19DFA7AC
                         5AD87278
                                   ED9B0082
t=66: 0C3DF2B4 101655F9 0677E9EB
                                   5AD87278
                                             ED9B0082
t=67: 78DD4D2B
               0C3DF2B4
                         4405957E
                                   0677E9EB
                                             5AD87278
t=68: 497093C0 78DD4D2B
                         030F7CAD
                                   4405957E
t=69: 3F2588C2 497093C0
                         DE37534A
                                   030F7CAD
                                             4405957E
t=70: C199F8C7 3F2588C2
                         125C24F0
                                   DE37534A
                                             030F7CAD
t=71: 39859DE7 C199F8C7
                         8FC96230
                                   125C24F0
                                             DE37534A
t=72: EDB42DE4
               39859DE7
                         F0667E31
                                   8FC96230
                                             125C24F0
t=73: 11793F6F EDB42DE4
                         CE616779
                                   F0667E31
                                             8FC96230
                                             F0667E31
t=74: 5EE76897
               11793F6F
                         3B6D0B79
                                   CE616779
t=75: 63F7DAB7 5EE76897
                         C45E4FDB
                                   3B6D0B79
                                             CE616779
t=76: A079B7D9 63F7DAB7
                         D7B9DA25
                                   C45E4FDB
                                             3B6D0B79
t=77: 860D21CC A079B7D9
                         D8FDF6AD
                                   D7B9DA25
                                             C45E4FDB
t=78: 5738D5E1 860D21CC
                         681E6DF6
                                   D8FDF6AD
t=79: 42541B35 5738D5E1 21834873
                                   681E6DF6
                                             D8FDF6AD
```

#### fbeit

h\_da

HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES

Slide 30

h\_da - fbeit - FPGA-based SoC Design

### How to verify your implementation?

Taken from: NIST, Cryptographic Standards and Guidelines, https://csrc.nist.gov/CSRC/media/Projects/Cryptographic-Standards-and-Guidelines/documents/examples/SHA1.pdf

```
t=51: 3847AD66
               641DB2CE
                         4481CC71
                                                               = 67452301 + 42541B35 = A9993E36
t=52: E490436D
               3847AD66
                         99076CB3
                                  4481CC71
                                                          H\Gamma 17 = |EFCDAB89| + 5738D5E1 = 4706816A
               E490436D
                         8E11EB59
                                  99076CB3
t=53: 27E9F1D8
                                            4481CC71
                                                          H[2] = |98BADCFE| + 21834873 = BA3E2571
               27E9F1D8
                         792410DB
                                  8E11EB59
t=54: 7B71F76D
                                            99076CB3
                                                          H[3] = |10325476| + 681E6DF6 = 7850C26C
               7B71F76D
t=55: 5E6456AF
                         09FA7C76
                                  792410DB
                                                          H[4] = |C3D2E1F0| + D8FDF6AD = 9CD0D89D
t=56: C846093F 5E6456AF
                         5EDC7DDB
                                   09FA7C76
                                            792410DB
t=57: D262FF50 C846093F
                         D79915AB
                                  5EDC7DDB
                                            09FA7C76
t=58: 09D785FD
               D262FF50
                         F211824F
                                  D79915AB
                                                        Initial hash value:
t=59: 3F52DE5A
               09D785FD
                         3498BFD4
                                  F211824F
                                            D79915AB
                                                          H[0] = 67452301
               3F52DE5A
                         4275E17F
                                  3498BFD4
                                            F211824F
t=60: D756C147
t=61: 548C9CB2 D756C147
                         8FD4B796
                                  4275E17F
                                            3498BFD4
                                                          H\Gamma 17 = EFCDAB89
t=62: B66C020B
               548C9CB2
                         F5D5B051
                                  8FD4B796
                                                          H[2] = 98BADCFE
t=63: 6B61C9E1 B66C020B
                        9523272C
                                  F5D5B051 8FD4B796
                                                          H\Gamma 37 = 10325476
t=64: 19DFA7AC 6B61C9E1 ED9B0082
                                  9523272C
                                                          H[4] = C3D2E1F0
              19DFA7AC
t=65: 101655F9
                         5AD87278
                                  ED9B0082
t=66: 0C3DF2B4 101655F9 0677E9EB
                                  5AD87278
                                            ED9B0082
t=67: 78DD4D2B
               0C3DF2B4
                         4405957E
                                  0677E9EB
                                            5AD87278
                                                          Final hash
t=68: 497093C0 78DD4D2B
                         030F7CAD
                                   4405957E
                                            0677E9EB
t=69: 3F2588C2 497093C0
                         DE37534A
                                  030F7CAD
                                            4405957E
                                                          A9993E36 4706816A BA3E2571 7850C26C 9CD0D89D
t=70: C199F8C7 3F2588C2
                        125C24F0
                                  DE37534A
                                            030F7CAD
t=71: 39859DE7 C199F8C7
                         8FC96230
                                  125C24F0
                                            DE37534A
t=72: EDB42DE4
               39859DE7
                         F0667E31
                                  8FC96230
                                            125C24F0
t=73: 11793F6F EDB42DE4
                         CE616779
                                  F0667E31 8FC96230
t=74: 5EE76897
               11793F6F
                         3B6D0B79
                                   CE616779
                                            F0667E31
t=75: 63F7DAB7 5EE76897
                         C45E4FDB
                                  3B6D0B79
                                            CE616779
t=76: A079B7D9 63F7DAB7
                         D7B9DA25
                                  C45E4FDB
t=77: 860D21CC A079B7D9
                         D8FDF6AD
                                  D7B9DA25
                                            C45E4FDB
t=78: 5738D5E1 860D21CC
                         681E6DF6
                                  D8FDF6AD
```

681E6DF6



#### fbeit

FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob

t=79: 42541B35 5738D5E1 21834873

## **SHA-1 - Applications**

International Master of Science in Electrical Engineering

### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt

h\_da

Faculty of Electrical Engineering and Information Technology

h da – fbeit - FPGA-based SoC Design

### **SHA-1 Applications** on Wikipedia

#### Cryptography [edit]

Further information: Cryptographic hash function § Applications

SHA-1 forms part of several widely used security applications and protocols, including TLS and SSL, PGP, SSH, S/MIME, and IPsec. Those applications can also use MD5; both MD5 and SHA-1 are descended from MD4.

#### Data integrity [edit]

Revision control systems such as Git, Mercurial, and Monotone use SHA-1 not for security but to identify revisions and to ensure that the data has not changed due to accidental corruption. Linus Torvalds said about Git:

If you have disk corruption, if you have DRAM corruption, if you have any kind of problems at all, Git will notice them. It's not a question of if, it's a guarantee. You can have people who try to be malicious. They won't succeed. ... Nobody has been able to break SHA-1, but the point is the SHA-1, as far as Git is concerned, isn't even a security feature. It's purely a consistency check. The security parts are elsewhere, so a lot of people assume that since Git uses SHA-1 and SHA-1 is used for cryptographically secure stuff, they think that, Okay, it's a huge security feature. It has nothing at all to do with security, it's just the best hash you can get.

I guarantee you, if you put your data in Git, you can trust the fact that five years later, after it was converted from your hard disk to DVD to whatever new technology and you copied it along, five years later you can verify that the data you get back out is the exact same data you put in. ...

One of the reasons I care is for the kernel, we had a break in on one of the BitKeeper sites where people tried to corrupt the kernel source code repositories. [22] However Git does not require the second preimage resistance of SHA-1 as a security feature, since it will always prefer to keep the earliest version of an object in case of collision, preventing an attacker from surreptitiously overwriting files.<sup>[23]</sup>

### SHA-1 based Challenge and Response System Authentication

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt

Faculty of Electrical Engineering and Information Technology

h\_da - fbeit - FPGA-based SoC Design

### SHA-1 based Challenge and Response System Authentication

Problem: SRAM based FPGA are volatile devices and loose their configuration with turning off the power supply. Therefore, the respective configuration is stored in an external non-volatile memory and loaded into the FPGA at every system start.



fbeit

h\_da
HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 35

h da – fbeit - FPGA-based SoC Design

### SHA-1 based Challenge and Response System Authentication

 SRAM based FPGA designs are vulnerable to design theft because configuration bit-streams can be easily captured and copied. FPGAs are more vulnerable to cloning of the entire design rather than to intellectual property (IP) theft, since extracting IP from the bit-stream is nearly impossible.



- A common way to protect the FPGA configuration bit-stream systems is to use the "identification, friend or foe" (IFF) design security approach.
- This solution disables the design within the FPGA until the hash algorithm computation matches in both the FPGA and a secure memory device, so the design remains secure even if the configuration data bit-stream is captured.

h\_da - fbeit - FPGA-based SoC Design

#### SHA-1 based Challenge and Response System Authentication



#### fbeit

FACULTY OF ELECTRICAL ENGINEERIN AND INFORMATION TECHNOLOGY Prof. Dr. C. Jakob

# FSoC Lab Organization International Master of Science in Electrical Engineering

#### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt Faculty of Electrical Engineering and Information Technology fbeit

h\_da - fbeit - FPGA-based SoC Design

#### **FSoC Lab Organization**



#### fbeit

FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob



h\_da - fbeit - FPGA-based SoC Design

#### **FSoC Lab Organization**

■ The highest workload is associated with the third project task. In general, the workload is reflected by the overall number of points than can be achieved for the respective tasks.



fbeit

HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES

h da – fbeit - FPGA-based SoC Design

#### **FSoC Lab Organization**

fbeit



#### Third Lab Submission 08.01.2023



#### **Design Contest**

10.02.2023

h da HOCHSCHULE DARMSTADT UNIVERSITY OF APPLIED SCIENCES Slide 41

### The Laboratory Tasks in Detail

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt
h\_da
Faculty of Electrical Engineering and Information Technology
fbeit

h\_da - fbeit - FPGA-based SoC Design

### **Laboratory Tasks**

|                         | Mo.   | Tue.  | Wed.  | Thu.  | Fri.  | Sat.  | Sun.    |
|-------------------------|-------|-------|-------|-------|-------|-------|---------|
|                         |       |       |       |       |       | 1.10  | 2.10    |
|                         | 3.10  | 4.10  | 5.10  | 6.10  | 7.10  | 8.10  | 9.10    |
| Start today!            | 10.10 | 11.10 | 12.10 | 13.10 | 14.10 | 15.10 | 16.10   |
|                         | 17.10 | 18.10 | 19.10 | 20.10 | 21.10 | 22.10 | 23.10   |
| • Get to know the SHA-1 | 24.10 | 25.10 | 26.10 | 27.10 | 28.10 | 29.10 | 30.10   |
| algorithm               | 31.10 |       |       |       |       | Octob | er 2022 |

h\_da - fbeit - FPGA-based SoC Design

#### **Laboratory Tasks**



#### **Suggested Procedure**

Set-up an Eclipse Platform using the Eclipse C/C++
Development Tools (CDT). Use this platform for your first C
implementation of the SHA-1 algorithm.

#### Theoretical Part

- 1. What is a one way function?
- 2. What are typical applications of one way functions?
- 3. Define preimage resistance and the second preimage resistance characteristic of a one way function.
- 4. What is a collision and how does it affect the security of a hash function?
- 5. Does the Boolean XOR function represent a valid way to verify the integrity of a message. Justify your answer!
- 6. Why do collisions necessarily exist?
- 7. Explain the birthday problem and state the relation to hash collisions.
- 8. What role plays SHA-256 in the context of the cryptocurrency Bitcoin?

h\_da - fbeit - FPGA-based SoC Design

### **Laboratory Tasks**

#### Second Lab Submission

04.12.2022 Wed. Thu. Fri. Sat. Mo. Tue. Sun. 1.12 2.12 3.12 4.12 8.12 5.12 6.12 7.12 9.12 10.12 11.12 16.12 18.12 17.12 12.12 13.12 14.12 15.12 21.12 22.12 23.12 24.12 25.12 26.12 27.12 28.12 29.12 30.12 31.12

December 2022



h\_da
HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 45

fbeit
FACULTY OF ELECTRICAL ENGINEERING
AND INFORMATION TECHNOLOGY
Prof. Dr. C. Jakob

h\_da - fbeit - FPGA-based SoC Design

#### **Laboratory Tasks**





 Test-string provided by the user via the JTAG system console. The console is also used for writing back the result.

#### fbeit

FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob



h\_da - fbeit - FPGA-based SoC Design

#### **Laboratory Tasks**

- The task is to implement the SHA-1 algorithm according to a given SystemVerilog template.
- Besides the actual data path, students need to design a corresponding control path.
- The correct functionality needs to be demonstrated by a dedicated test-bench and for a given set of test-vectors.



#### Third Lab Submission



- SystemVerilog based SHA-1 Implementation according to a given set of requirements
- Testbench based functional verification using Mentor Graphics ModelSim

h\_da - fbeit - FPGA-based SoC Design

#### **Laboratory Tasks**





#### fbeit

FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob



h\_da - fbeit - FPGA-based SoC Design

### **Laboratory Tasks**



# We are looking for the most powerful SHA-1 implementation

 Use and benchmark your design in a dedicated application context.

| Mo.   | Tue.  | Wed.  | Thu.           | Fri.          | Sat.  | Sun.  |  |  |
|-------|-------|-------|----------------|---------------|-------|-------|--|--|
|       |       |       | 2.02           |               | _     | _     |  |  |
| 6.02  | 7.02  | 8.02  | 9.02           | 10.02         | 11.02 | 12.02 |  |  |
| 13.02 | 14.02 | 15.02 | 16.02<br>23.02 | 17.02         | 18.02 | 19.02 |  |  |
| 20.02 | 21.02 | 22.02 | 23.02          | 24.02         | 25.02 | 26.02 |  |  |
| 27.02 | 28.02 |       |                | February 2023 |       |       |  |  |
|       |       |       |                |               |       |       |  |  |

**Design Contest** 

10.02.2023



h\_da - fbeit - FPGA-based SoC Design

#### **Laboratory Tasks**



# We are looking for the most powerful SHA-1 implementation

- Use and benchmark your design in a dedicated application context.
- Inspired by Patrick R. Schaumont annual design challenge running at the Professor Bradley Department of Electrical and Computer Engineering Virginia Tech.



h\_da - fbeit - FPGA-based SoC Design

#### Laboratory Tasks

• The task is to find an input string that yields a hash in which the leading n bits are zero, and the remaining (160-n) bits are don't cares. For small n, these types of bit sequences are very easy to find, however it becomes drastically more complex with increasing n.



- The parameter n obviously defines the difficulty of the search problem. This task is pretty similar to what is done in Bitcoin. Here, miners are looking for a SHA-256 hash that is less than or equal to some hash target. For example, if the hash target is 0000a1b2c3e4f5, any hash less than or equal to this number is a valid block hash. Many hashes would satisfy this requirement and any one of those would be a valid. However, it is an extremely difficult task to find such a hash.
- Lesser the hash target, the more difficult it is to find a satisfying hash.

h\_da - fbeit - FPGA-based SoC Design

#### **Laboratory Tasks**

 There is no known way to do that except brute-force, adjusting a portion of the input block and calculating hashes over and over again until one of them finally fulfills this requirement by chance.



- So, what we've would like to do
  - 1. Choose an input string: "XXXA random input sequence"
  - 2. Pick a target, for example 14 bits.
  - 3. Replace the XXXX at the front of the string with a 32-bit counter value, starting from 0.
  - 4. Compute the hash of the resulting input string and check if the number of leading zeroes is equal to, or exceeds, 14 bits. If this is the case you have found a valid target. Report the counter value used and exit.
  - 5. Otherwise, if the number of leading zeroes does not meet the target, then increase the counter and repeat from step
- The previous algorithm is bound in speed by the speed at which you can compute a SHA-1 digest.



h\_da - fbeit - FPGA-based SoC Design

#### **Laboratory Tasks**

So, who can build the fastest SHA-1 search engine?



■ The average hit rate is determined by another HW peripheral. This timer based performance counter calculates the average time between two successive hits ...

fbeit

h\_da - fbeit - FPGA-based SoC Design

#### **Contest Rules and Ranking Criteria**

- The following metrics will be used to evaluate and rank your design:
  - Functional correctness is mandatory
  - The average detection rate of your implementation. The higher the better.
  - The area efficiency, expressed in terms of detection rate per Logic Element (LE). Here, a smaller LE counter corresponds to a smaller design.
- The FSoC Design Challenge award:
  - One way to get famous ;-)
  - Official h\_da fbeit certificate for outstanding project work
  - The contest event is organized with industrial partners



## Recommended Readings

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt
h\_da
Faculty of Electrical Engineering and Information Technology
fbeit

h\_da - fbeit - FPGA-based SoC Design

#### Recommended Readings and Online Resources

- [Online]: National Institute of Standards and Technology NIST: FIPS PUB 180-4: Secure Hash Standard, 2012.
- [Online]: Das CrypTool-Portal <a href="https://www.cryptool.org/de/">https://www.cryptool.org/de/</a>
- [Book]: Security Engineering, Ross Anderson <a href="http://www.cl.cam.ac.uk/~rja14/book.html">http://www.cl.cam.ac.uk/~rja14/book.html</a>
- [Book]: Applied Cryptography, Bruce Schneier <a href="https://www.schneier.com/books/applied">https://www.schneier.com/books/applied</a> cryptography
- [Book]: Understanding Cryptography: A Textbook for Students and Practitioners SpringerLink
- [Book]: Practical Cryptography in Python SpringerLink
- [Online]: Awesome security an open repository <a href="https://github.com/sbilly/awesome-security">https://github.com/sbilly/awesome-security</a>
- [Online]: CVE security vulnerability database/information source <a href="http://www.cvedetails.com">http://www.cvedetails.com</a>



# **Academic Integrity**

International Master of Science in Electrical Engineering

#### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt

Faculty of Electrical Engineering and Information Technology

fbeit

h\_da - fbeit - FPGA-based SoC Design

#### **Academic Integrity**

- Writing source code is similar to academic writing in that when you use or adapt code developed by someone else as part of your project, you must cite your source.
- However in this particular case, the task is intended to be primarily individual effort.
   This means that all source code and documentation submitted for evaluation must be the student's original work.

..... HOCHSCHULE DARMSTA UNIVERSITY OF APPLIED

h\_da - fbeit - FPGA-based SoC Design

#### **Academic Integrity**

 Therefore, every laboratory submission (written report as well as any SW and HW source codes in form of an achieved project directory) must include a declaration of authorship:

The full name of the author (surname, first name) including the Student IDs

I hereby declare that the work submitted is our own unaided work. I am aware that this work in digital form will be examined for the use of unauthorized aid and in order to determine whether this work as a whole or parts incorporated in it may be deemed as plagiarism.

